Premium content
Access to this content requires a subscription. You must be a premium user to view this content.
Monthly subscription - $9.99Pay per view - $4.99Access through your institutionLogin with Underline account
Need help?
Contact usPAPER DOI: 10.1109/IRPS48228.2024.10529355
poster
Thermal Performance Evaluation of Multi-core SOCs Using Power-Thermal (P-T) Co-simulation
Temperature affects performance, power and energy efficiency of system-on-chips (SOC). In this work, Monte Carlo (MC) calibrated device transport models are used to study thermal effects on block level PPA using imec's A14 technology. Self-heating raises the SOC operational temperature (T) as function of the power (P). At the same time, that power itself varies with temperature. An electrothermal model is used to account for this P-T interdependency and to obtain a final self-consistent solution.