Lecture image placeholder

Premium content

Access to this content requires a subscription. You must be a premium user to view this content.

Monthly subscription - $9.99Pay per view - $4.99Access through your institutionLogin with Underline account
Need help?
Contact us
Lecture placeholder background
PAPER DOI: 10.1109/IRPS48228.2024.10529433

technical paper

IRPS 2024 Main Conference

April 16, 2024

Dallas, United States

Modeling of Post-Cycling Retention Bake in 3-D CTF TLC NAND Arrays

keywords:

abdwt model

data retention

nand flash memory

The impact of Program/Erase (P/E) cycling on Cell VT Distribution (CVD) during retention bake in 3-D NAND Charge Trap Flash (CTF) arrays is modeled. Experimental data under Solid Pattern (SP) test is analyzed using Activated Barrier Double Well Thermionic (ABDWT) model. Only two adjustable parameters can model DR loss across various P/E cycles, Bake Temperature (BT), Programming Levels (PL) and CVD levels (sigma). The relative contributions from the underlying physical mechanisms are determined.

Downloads

SlidesPaperTranscript English (automatic)

Next from IRPS 2024 Main Conference

Exploring the border traps near the SiO2-SiC interface using low frequency conductance measurements
technical paper

Exploring the border traps near the SiO2-SiC interface using low frequency conductance measurements

IRPS 2024 Main Conference

+5
Piyush Kumar and 7 other authors

16 April 2024

Stay up to date with the latest Underline news!

Select topic of interest (you can select more than one)

PRESENTATIONS

  • All Lectures
  • For Librarians
  • Resource Center
  • Free Trial
Underline Science, Inc.
1216 Broadway, 2nd Floor, New York, NY 10001, USA

© 2023 Underline - All rights reserved