
Jian Luan
Chinese Academy of Sciences, Institute of Microelectronics Technology and High-Purity Materials RAS, Beijing, China
transmitter
pam-4
pre-emphasis ffe
fractionally-spaced ffe
combiner
analog-to-digital converter (adc)
time-interleaving
sar
deterministic latency
calibration
fractional delay filter.
2
presentations
5
number of views
SHORT BIO
Jian Luan received the M.S. degree from North China University of Technology, Beijing, China, in 2016. He is now working towards the Ph.D. degree at University of Chinese Academy of Sciences, Beijing, China. His research interests include analog and mixed-mode integrated circuit design, especially high-speed data converters.
Presentations

A Real-Time Output 50-GS/s 8-Bit TI-ADC with Dedicated Calibration Techniques and Deterministic Latency
Jian Luan and 7 other authors

A 1.4-Vppd 64-Gb/s PAM-4 Transmitter with 4-Tap Hybrid FFE Employing Fractionally-Spaced Pre-Emphasis and Baud-Spaced De-Emphasis in 28-nm CMOS
Chen Cai and 7 other authors