
Yogesh Singh Chauhan
Indian Institute of Technology (IIT), Kanpur, India
self-heating
cryogenic
algan/gan hemt
gate-all-around
compact model
fdsoi
mosfets
sub-band
nanosheet transistors
characterization and modeling
5 nm finfet technology
asm-hemt
5 nm finfets
risc-v processor
bsim-img
5
presentations
5
number of views
Presentations

On the Severity of Self-Heating in FDSOI at Cryogenic Temperatures: In-depth analysis from Transistors to Full Processor
Anirban Kar and 3 other authors

Impact of Self-Heating in 5 nm FinFETs at Cryogenic Temperatures for Reliable Quantum Computing: Device-Circuit Interaction
Shivendra Singh Parihar and 3 other authors

A width-scalable SPICE compact model for GaN HEMTs including self-heating effect
Dangi Raghvendra and 5 other authors

Self-Heating characterization and modeling of 5nm technology node FinFETs
Shivendra Singh Parihar and 4 other authors

Impact of Corner Rounding on Quantum Confinement in GAA Nanosheet FETs for Advanced Technology Nodes
Kar Anirban and 3 other authors