Premium content
Access to this content requires a subscription. You must be a premium user to view this content.
Monthly subscription - $9.99Pay per view - $4.99Access through your institutionLogin with Underline account
Need help?
Contact usPAPER DOI: 10.1109/IRPS48228.2024.10529354
poster
On-Chip Characterization of Random Telegraph Signal Noise in Bulk 90 nm CMOS
This paper introduces an essential on-chip architecture to characterize Random Telegraph Noise (RTN) accurately for modern integrated circuits (ICs), demonstrated through results from test structures in SkyWater Technology's 90 nm CMOS process. A comprehensive multi-step process, including a pre-processing scan of a 96x128 device array, offers insights into device variability and RTN, guiding more efficient CMOS design strategies.